

2048 x 8-BIT EPROM

## Electrically Programmable/Ultraviolet Erasable ROM

# MK2716 (J)-5/6/7/8

#### **FEATURES**

- □ 16,384 Bit Ultraviolet Erasable, Electrically Programmable ROM, organized as 2048 words by 8 bits
- ☐ Single +5 volt power supply during READ operation
- ☐ Fast Access Time in READ mode

| P/N      | ACCESS TIME |
|----------|-------------|
| MK2716-5 | 300ns       |
| MK2716-6 | 350ns       |
| MK2716-7 | 390ns       |
| MK2716-8 | 450ns       |

- ☐ Low Power Dissipation: 525mW max active
- ☐ Power Down Mode: 132mW max standby
- ☐ Three State Output OR-tie capability

#### DESCRIPTION

The MK2716 is a 2048 x 8 bit electrically programmable/ultraviolet erasable Read Only Memory. The circuit is fabricated with Mostek's advanced N-channel silicon gate technology for the highest performance and reliability. The MK2716 offers significant advances over

- ☐ Five modes of operation for greater system flexibility (see Table)
- □ Single programming requirement: single location programming with one 50msec pulse
- □ Pin Compatible with Mostek's BYTEWYDE™ Memory Family
- TTL compatible in all operating modes
- ☐ Standard 24 pin DIP with transparent lid

## MODE SELECTION

| MODE                                | CE/PGM                                       | ŌĒ              | VPP  | OUTPUTS   |  |  |
|-------------------------------------|----------------------------------------------|-----------------|------|-----------|--|--|
| PIN                                 | (18)                                         | (20)            | (21) | 000.0     |  |  |
| READ                                | V <sub>IL</sub>                              | VIL             | +5   | Valid Out |  |  |
| STANDBY                             | V <sub>IH</sub>                              | Don't<br>Care   | +5   | Open      |  |  |
| PROGRAM                             | Pulsed<br>V <sub>IL</sub> to V <sub>IH</sub> | VIH             | +25  | Input     |  |  |
| PROGRAM<br>VERIFY                   | V <sub>IL</sub>                              | V <sub>IL</sub> | +25  | Valid Out |  |  |
| PROGRAM<br>INHIBIT                  |                                              |                 | Open |           |  |  |
| V <sub>CC</sub> (24) = 5V all modes |                                              |                 |      |           |  |  |



#### PIN CONFIGURATION



#### **PIN NAMES**

A<sub>0</sub>-A<sub>10</sub> Addresses

CE/PGM Chip Enable/
Program
\*Inputs in|Program Mode

DQ<sub>O</sub>-DQ<sub>7</sub> Data Outputs\*
OE Output Enable

V<sub>SS</sub> Ground

## **ABSOLUTE MAXIMUM RATINGS\***

| Voltage on any pin relative to VSS (Except VPP) | 0.3V to +6V                                           |
|-------------------------------------------------|-------------------------------------------------------|
| Voltage on Vpp supply pin relative to VSS       | 0.3V to +28V                                          |
| Operating Temperature T <sub>A</sub> (Ambient)  |                                                       |
| Storage Temperature (Ambient)                   | $\dots -55^{\circ}C \le T_{\Delta} \le +125^{\circ}C$ |
| Power Dissipation                               | 1 Watt                                                |
| Short Circuit Open Current                      | 50mA                                                  |

<sup>\*</sup>Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **READ OPERATION**

## RECOMMENDED DC OPERATING CONDITIONS AND CHARACTERISTICS<sup>1,3,7</sup>

(0°C  $\leq$  T<sub>A</sub>  $\leq$  70°C) (V<sub>CC</sub> = +5V  $\pm$  5%, V<sub>PP</sub> = V<sub>CC</sub>)

| SYM              | PARAMETER                                                                                      | MIN  | TYP | MAX                | UNITS | NOTES |
|------------------|------------------------------------------------------------------------------------------------|------|-----|--------------------|-------|-------|
| VIH              | Input High Voltage                                                                             | 2.0  |     | V <sub>CC</sub> +1 | V     |       |
| VIL              | Input Low Voltage                                                                              | -0.1 |     | 0.8                | V     |       |
| I <sub>CC1</sub> | V <sub>CC</sub> Standby Power Supply<br>Current (OE = V <sub>IL</sub> ; CE = V <sub>IH</sub> ) |      | 10  | 25                 | mA    | 2     |
| I <sub>CC2</sub> | V <sub>CC</sub> Active Power Supply Current (OE = CE = V <sub>IL</sub> )                       |      | 57  | 100                | mA    | 2     |
| I <sub>PP1</sub> | Vpp Current (Vpp = 5.25V)                                                                      | 2    |     | 6                  | mA    | 2     |
| Vон              | Output High Voltage<br>(I <sub>OH</sub> = -400μA)                                              | 2.4  |     |                    | V     |       |
| V <sub>OL</sub>  | Output Low Voltage<br>(I <sub>OL</sub> = 2.1mA)                                                |      |     | .45                | ٧     |       |
| կլ               | Input Leakage Current<br>(V <sub>IN</sub> = 5.25V)                                             |      |     | 10                 | μΑ    |       |
| lOL              | Output Leakage Current<br>(V <sub>OUT</sub> = 5.25V)                                           |      |     | 10                 | μΑ    |       |

## AC CHARACTERISTICS<sup>1</sup>,<sup>2</sup>,<sup>4</sup>

(0°C  $\leq$  T<sub>A</sub>  $\leq$  70°C) (V<sub>CC</sub> = +5V  $\pm$  5%, V<sub>PP</sub> = V<sub>CC</sub>)

|                  |                                                          |     | -5  | -6  |     | -7  |     | -8  |     |       |       |
|------------------|----------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-------|-------|
| SYM              | PARAMETER                                                | MIN | МАХ | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES |
| <sup>t</sup> ACC | Address to Output Delay<br>(CE = OE = V <sub>IL</sub> )  |     | 300 |     | 350 |     | 390 |     | 450 | ns    |       |
| <sup>t</sup> CE  | CE to Output Delay<br>(OE = V <sub>IL</sub> )            |     | 300 |     | 350 |     | 390 |     | 450 | ns    | 5     |
| <sup>t</sup> OE  | Output Enable to Output<br>Delay (CE = V <sub>IL</sub> ) |     | 120 |     | 120 |     | 120 |     | 120 | ns    | 9     |
| <sup>t</sup> DF  | Chip Deselect to Output<br>Float (CE = V <sub> L</sub> ) | 0   | 100 | 0   | 100 | 0   | 100 | 0   | 100 | ns    | 8     |
| <sup>t</sup> OH  | Address to Output Hold<br>(CE = OE = V <sub>IL</sub> )   | 0   |     | 0   |     | 0   |     | 0   |     | ns    |       |

## CAPACITANCE

 $(T_{\Delta} = 25^{\circ}C)$ 

| SYM             | PARAMETER          | TYP | MAX | UNITS | NOTES |
|-----------------|--------------------|-----|-----|-------|-------|
| C <sub>IN</sub> | Input Capacitance  | 4   | 6   | pF    | 6     |
| COUT            | Output Capacitance | 8   | 12  | pF    | 6     |

#### NOTES:

- V<sub>CC</sub> must be applied on or before V<sub>PP</sub> and removed after or at the same times as Vpp.
- Vpp and V<sub>CC</sub> may be connected together (except during programming,) in which case the supply current is the sum of I<sub>CC</sub> and I<sub>PP1</sub>. Data Outputs
- All voltages with respect to V<sub>SS</sub>.
  Load conditions = ITTL load and 100pF., tr = tf = 20ns, reference levels are 1V or 2V for inputs and .8V and 2V for outputs.
- $t_{\mbox{\scriptsize OE}}$  is referenced to  $\overline{\mbox{\scriptsize CE}}$  or the addresses, whichever occurs last.
- 7.
- $t_{OE}$  is referenced to CE or the addresses, whichever occurs last. Effective Capacitance calculated from the equation  $C = \Delta \underline{O}$  where  $\Delta V = 3V$  Typical numbers are for  $\underline{T_A} = 25^{\circ}C$  and  $V_{CC} = 5.0V$   $\Delta V$   $\underline{OF}$  is applicable to both  $\overline{CE}$  and  $\overline{OE}$ , whichever occurs first.  $\overline{OE}$  may follow up to  $t_{ACC}$   $t_{OE}$  after the falling edge of  $\overline{CE}$  without effecting tACC.

## TIMING DIAGRAMS READ CYCLE (CE = V<sub>II</sub>)

## Figure 1



## STANDBY POWER **DOWN MODE**

 $(\overline{OE} = V_{II})$ 

## Figure 2



## PROGRAM OPERATIONS

## DC ELECTRICAL CHARACTERISTICS AND OPERATING CONDITIONS<sup>1</sup>,<sup>2</sup>

(T<sub>A</sub> = 25°C  $\pm$  5°C) (V<sub>CC</sub> = 5V  $\pm$  5%, V<sub>PP</sub> = 25V  $\pm$  1V)

| SYM              | PARAMETER                                               | MIN  | MAX                | UNITS | NOTES |
|------------------|---------------------------------------------------------|------|--------------------|-------|-------|
| I <sub>IL</sub>  | Input Leakage Current                                   |      | 10                 | μΑ    | 3     |
| V <sub>IL</sub>  | Input Low Level                                         | -0.1 | 0.8                | V     |       |
| V <sub>IH</sub>  | Input High Level                                        | 2.0  | V <sub>CC</sub> +1 | V     |       |
| Icc              | V <sub>CC</sub> Power Supply Current                    |      | 100                | mA    |       |
| I <sub>PP1</sub> | Vpp Supply Current                                      |      | 6                  | mA    | 4     |
| I <sub>PP2</sub> | V <sub>PP</sub> Supply Current during Programming Pulse |      | 30                 | mA    | 5     |

## AC CHARACTERISTICS AND OPERATING CONDITIONS1,2,6,7

(T<sub>A</sub> = 25°C  $\pm$  5°C) (V<sub>CC</sub> = 5V  $\pm$  5%), V<sub>PP</sub> = 25V  $\pm$  1V)

| SYM              | PARAMETER                     | MIN | TYP | MAX | UNITS | NOTES |
|------------------|-------------------------------|-----|-----|-----|-------|-------|
| <sup>t</sup> AS  | Address Setup Time            | 2   |     |     | μs    |       |
| tOES             | OE Setup Time                 | 2   |     |     | μs    |       |
| <sup>t</sup> DS  | Data Setup Time               | 2   |     |     | μs    |       |
| <sup>t</sup> AH  | Address Hold Time             | 2   |     |     | μs    |       |
| <sup>t</sup> OEH | OE Hold Time                  | 2   |     |     | μs    |       |
| <sup>t</sup> DH  | Data Hold Time                | 2   |     |     | μs    |       |
| <sup>t</sup> DF  | Output Enable to Output Float | 0   |     | 120 | ns    | 4     |
| <sup>t</sup> OE  | Output Enable to Output Delay |     |     | 120 | ns    | 4     |
| tpW              | Program Pulse Width           | 45  | 50  | 55  | ms    |       |
| tPRT             | Program Pulse Rise Time       | 5   |     |     | ns    |       |
| tPFT             | Program Pulse Fall Time       | 5   |     |     | ns    |       |

#### NOTES

- V<sub>CC</sub> must be applied at the same time or before V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. To prevent damage to the device it must not be inserted into a board with V<sub>PP</sub> at 25V.
- Care must be taken to prevent overshoot of the Vpp supply when switching to +25V.
- 3.  $0.45V \le V_{IN} \le 5.25V$
- 4. CE/PGM = VIL

- CE/PGM = V<sub>IH</sub>
- 6. t<sub>T</sub> = 20nsec
- 1V or 2V for inputs and .8V or 2V for outputs are used as timing reference levels.
- 8. Although speed selections are made for READ operation all programming specifications are the same for all dash numbers.



## **DESCRIPTION CONTINUED**

hardwired logic in cost, system flexibility, turnaround time and performance.

The MK2716 has many useful system oriented features including a STANDBY mode of operation which lowers the device power from 525mW maximum active power to 132mW maximum for an overall savings of 75%.

Programming can be done with a single TTL level pulse, and may be done on any individual location either sequencially or at random. The three-state output controlled by the  $\overline{OE}$  input allows OR-tie capability for construction of large arrays. A single power supply requirement of +5 volts makes the MK2716 ideally suited for use with Mostek's new 5 volt only microprocessors such as the MK3880 (Z80). The MK2716 is packaged in the industry standard 24-pin dual-in line package with a transparent hermetically sealed lid. This allows the user to expose the chip to ultraviolet light to erase the data pattern. A new pattern may then be written into the device by following the program procedures outlined in this data sheet.

The MK2716 is specifically designed to fit those applications where fast turnaround time and pattern experimentation are required. Since data may be altered in the device (erase and reprogram) it allows for early debugging of the system program. Since single location programming is available the MK2716 can

have its data content increased (assuming all 2048 bytes were not programmed) at any time for easy updating of system capabilities in the field. Once the data/program is fixed and the intention is to produce large numbers of systems, Mostek also supplies a pin compatible mask programmable ROM, the MK34000. To transfer the program data to ROM, the user need only send the PROM along with device information to Mostek, from which the ROM with the desired pattern can be generated. This means a reduction in the possibility of error when converting data to other forms (cards, tape, etc.) for this purpose. However, data may still be input by any of these traditional means such as paper tape, card deck, etc.

## **READ OPERATION**

The MK2716 has five basic modes of operation. Under normal operating conditions (non-programming) there are two modes including READ and STANDBY. A READ operation is accomplished by maintaining pin 18 ( $\overline{\text{CE}}$ ) at V<sub>IL</sub> and pin 21 (V<sub>PP</sub>) at +5 volts. If  $\overline{\text{OE}}$  (pin 20) is held active low after addressing (A<sub>O</sub> - A<sub>1O</sub>) have stabilized then valid output data will appear on the output pins at access time t<sub>ACC</sub> (address access). In this mode, access time may be referenced to  $\overline{\text{OE}}$  (t<sub>OE</sub>) depending on when  $\overline{\text{OE}}$  occurs (see timing diagrams).

POWER DOWN operation is accomplished by taking pin  $18(\overline{CE})$  to a TTL high level ( $V_{IH}$ ). The power is reduced by 75% from 525mW maximum to 132mW. In power down  $V_{PP}$  must be at +5 volts and the outputs will be opencircuit regardless of the condition of  $\overline{OE}$ . Access time from a high to low transition of  $\overline{CE}$  ( $t_{CE}$ ) is the same as from addresses ( $t_{ACC}$ ). (See STANDBY Timing Diagram).

#### PROGRAMMING INSTRUCTIONS

The MK2716 as shipped from Mostek will be completely erased. In this initial state and after any subsequent erasure, all bits will be at a '1' level (output high). Information is introduced by selectively programming '0's into the proper bit locations. Once a '0' has been programmed into the chip it may be changed only by erasing the entire chip with UV light.

Word address selection is done by the same decode circuitry used in the READ mode. The MK2716 is put into the PROGRAM mode by maintaining Vpp at +25V, and  $\overline{\text{OE}}$  at V<sub>IH</sub>. In this mode the output pins serve as inputs (8 bits in parallel) for the required program data. Logic levels for other inputs and the V<sub>CC</sub> supply voltage are the same as in the READ mode.

To program a "byte" (8 bits) of data, a TTL active high level pulse is applied to the  $\overline{CE}/PGM$  pin once addresses and data are stabilized on the inputs. Each location must have a pulse applied with only one pulse per location required. Any individual location, a sequence of locations or locations at random may be programmed in this manor. The program pulse has a minimum width of 45msec and a maximum of 55msec, and must not be programmed with a high level D.C. signal applied to the  $\overline{CE}/PGM$  pin.

PROGRAM INHIBIT is another useful mode of operation when programming multiple parallel addressed MK2716's with different data. It is necessary only to maintain  $\overline{OE}$  at V<sub>IH</sub>, V<sub>PP</sub> at +25, allow addresses and data to stabilize and pulse the  $\overline{CE}/PGM$  pin of the device to be programmed. Data may then be changed and the next device pulsed. The devices with  $\overline{CE}/PGM$  at V<sub>IL</sub> will not be programmed.

PROGRAM VERIFY allows the MK2716 program data to be verified without having to reduce Vpp from +25V to +5V. Vpp should only be used in the PROGRAM/PROGRAM INHIBIT and PROGRAM VERIFY Modes and must be at +5V in all other modes.

#### MK2716 ERASING PROCEDURE

The MK2716 may be erased by exposure to high intensity ultraviolet light, illuminating the chip thru the transparent window. This exposure to ultraviolet light induces the flow of a photo current from the floating gate thereby discharging the gate to its initial state. An ultraviolet source of 2537Å yielding a total integrated dosage of 15 Watt-seconds/cm<sup>2</sup> is required. Note that all bits of the MK2716 will be erased. The erasure time is approximately 15 to 20 minutes utilizing a ultra-violet lamp with a 12000 µW/cm<sup>2</sup> power rating. The lamp should be used without short wave filters, and the MK2716 to be erased should be placed about one inch away from the lamp tubes. It should be noted that as the distance between the lamp and the chip is doubled, the exposure time required goes up by a factor of 4. The UV content of sunlight is insufficient to provide a practical means of erasing the MK2716. However, it is not recommended that the MK2716 be operated or stored in direct sunlight, as the UV content of sunlight may cause erasure of some bits in a short period of time.